Part Number Hot Search : 
44ADB 44ADB N252048 NTE30069 1E102 OM5262SW 12VDC X46402
Product Description
Full Text Search
 

To Download PCK2001M Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 INTEGRATED CIRCUITS
PCK2001M 14.318-150 MHz I2C 1:10 Clock Buffer
Product specification Supersedes data of 1998 Oct 27
1999 Jul 06
Philips Semiconductors
Philips Semiconductors
Product specification
14.318-150 MHz I2C 1:10 Clock Buffer
PCK2001M
FEATURES
* Mobile (reduced pincount) version of PCK2001 * Typically used to two SDRAM DIMMs * 28 pin SSOP package * Same general features as PCK2001 * See PCK2001 for 48-pin 1-18 buffer part supporting up to 4
SDRAM DIMMs
* 175 ps skew outputs * Individual clock output enable/disable via I2C
DESCRIPTION
The PCK2001M is a 1-10 fanout buffer used for 133/100 MHz CPU, 66/33 MHz PCI, 14.318 MHz REF, or 133/100/66 MHz SDRAM clock distribution. 10 outputs are typically used to support up to 2 SDRAM DIMMs commonly found in laptop or mobile applications. The PCK2001M has the same features and operating characteristics of the PCK2001 and is available in the SSOP 28 pin package.
* Optimized for 66MHz, 100MHz and 133MHz operation
QUICK REFERENCE DATA
SYMBOL tPLH tPHL tr tf ICC PARAMETER Propagation delay BUF_IN to BUF_OUTn Rise time Fall time Total supply current
CONDITIONS VCC = 3.3V, CL = 30pF VCC = 3.3V, CL = 30pF VCC = 3.3V, CL = 20pF VCC = 3.465V
TYPICAL 2.5 2.5 1.0 700 50
UNIT ns ns ps A
ORDERING INFORMATION
PACKAGES 28-Pin Plastic SSOP TEMPERATURE RANGE 0C to +70C ORDER CODE PCK2001M DB DRAWING NUMBER SOT341-1
PIN CONFIGURATION
VDD0 BUF_OUT0 BUF_OUT1 VSS0 VDD1 BUF_OUT2 BUF_OUT3 VSS1 BUF_IN 1 2 3 4 5 28 27 26 25 24 VDD9 BUF_OUT15 BUF_OUT14 VSS9 VDD8 BUF_OUT13 BUF_OUT12 VSS8 OE VDD5 BUF_OUT17 VSS5 VSSI2C SCL
PIN DESCRIPTION
PIN NUMBER 2, 3, 6, 7 22, 23, 26, 27 11, 18 9 20 14 15 1, 5, 10, 19, 24, 28 4, 8, 12, 17, 21, 25 13
SA00447
I/O TYPE Output Output Output Input Input I/O Input Input Input Input Input
SYMBOL BUF_OUT (0-3) BUF_OUT (12-15) BUF_OUT (16-17) BUF_IN OE SDA SCL VDD (0-9) VSS (0-9) VDDI2C VDDI2C
FUNCTION Buffered clock outputs Buffered clock outputs Buffered clock outputs Buffered clock input Active high ouput enable I2C serial data I2C serial clock 3.3V power supply Ground 3.3V I2C power supply I2C ground
6 7 8 9
PCK2001M
TOP VIEW
23 22 21 20 19 18 17 16 15
VDD4 10 BUF_OUT16 11 VSS4 12 VDDI2C 13 SDA 14
16
Intel and Pentium are registered trademarks of Intel Corporation. I2C is a trademark of Philips Semiconductors Corporation.
1999 Jul 06
2
853-2120 21924
Philips Semiconductors
Product specification
14.318-150 MHz I2C 1:10 Clock Buffer
PCK2001M
FUNCTION TABLE
OE L H H H BUF_IN X L H H I2CEN X X H L BUF_OUTn Z L H L
ABSOLUTE MAXIMUM RATINGS1, 2
In accordance with the Absolute Maximum Rating System (IEC 134) Voltages are referenced to VSS (VSS = 0V) SYMBOL VDD IIK VI IOK VO IO TSTG PTOT PARAMETER DC 3.3V supply voltage DC input diode current DC input voltage DC output diode current DC output voltage DC output source or sink current Storage temperature range Power dissipation per package plastic medium-shrink SO (SSOP) For temperature range: 0 to +70C above +55C derate linearly with 11.3mW/K VI < 0 Note 2 VO > VDD or VO < 0 Note 2 VO >= 0 to VDD -65 -0.5 -0.5 CONDITION LIMITS MIN -0.5 MAX +4.6 -50 5.5 50 VCC + 0.5 50 +150 850 UNIT V mA V mA V mA C mW
NOTES: 1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 2. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
RECOMMENDED OPERATING CONDITIONS
SYMBOL VDD CL VI VO Tamb PARAMETER DC 3.3V supply voltage Capacitive load DC input voltage range DC output voltage range Operating ambient temperature range in free air CONDITIONS LIMITS MIN 3.135 20 0 0 0 MAX 3.465 30 VDD VDD +70 UNIT V pF V V C
1999 Jul 06
3
Philips Semiconductors
Product specification
14.318-150 MHz I2C 1:10 Clock Buffer
PCK2001M
DC CHARACTERISTICS
SYMBOL VIH VIL VOH VOL IO OH IO OL II IOZ ICC ICC PARAMETER VDD HIGH level input voltage LOW level input voltage 3.3V output HIGH voltage 3.3V output LOW voltage Output HIGH current Output LOW current Input leakage current 3-State output OFF-State current Quiescent supply current Additional quiescent supply current given per control pin (V) 3.135 to 3.465 3.135 to 3.465 3.135 to 3.465 3.135 to 3.465 3.135 to 3.465 3.135 to 3.465 3.135 to 3.465 3.135 to 3.465 3.465 3.465 3.465 3.135 to 3.465 VOUT = VDDor GND VI = VDD or GND VI = VDD- 0.6V IO = 0 IO = 0 IO = 0 IOH = -1mA IOL= 1mA VOUT = 2.0V VOUT = 3.135V VOUT = 1.0V VOUT = 0.4V TEST CONDITIONS OTHER LIMITS Tamb = 0C to +70C MIN 2.0 VSS - 0.3 2.4 - -54 - 54 - - - - - MAX VDD + 0.3 0.8 - 0.4 - -46 - 53 5 10 100 500 V V V V mA mA A A A A UNIT
1999 Jul 06
4
Philips Semiconductors
Product specification
14.318-150 MHz I2C 1:10 Clock Buffer
PCK2001M
SDRAM CLOCK OUTPUT BUFFER PULL-UP CHARACTERISTICS
PULL-UP VOLTAGE (V) 0 1 1.40 1.50 1.65 1.80 2.00 2.40 2.60 3.135 3.30 3.465 I (mA) MIN -72 -72 -68 -67 -64 -60 -54 -39 -30 0 TYP -116 -116 -110 -107 -103 -98 -90 -69 -56 -15 0 MAX -198 -198 -188 -184 -177 -170 -157 -126 -107 -46 -23 0
SDRAM PULL-UP
0 0 -20 -40 -60 -80 IOH (mA) -100 -120 -140 -160 -180 -200 VOUT (V) 0.25 0.5 0.75 1 1.25 1.5 1.75 2 2.25 2.5 2.75 3 3.25 3.5
MIN TYP MAX
SW00249
1999 Jul 06
5
Philips Semiconductors
Product specification
14.318-150 MHz I2C 1:10 Clock Buffer
PCK2001M
SDRAM CLOCK OUTPUT BUFFER PULL-DOWN CHARACTERISTICS
PULL-UP VOLTAGE (V) 0 0.4 0.65 0.85 1.00 1.4 1.5 1.65 1.8 1.95 3.135 3.6 I (mA) MIN 0 23 35 43 49 61 64 67 70 72 72 TYP 0 34 52 65 74 93 98 103 108 112 112 112 MAX 0 53 83 104 118 152 159 168 177 184 204 204
SDRAM PULL-DOWN
225 200 175 150 IOL (mA) 125 100 75 50 25 0 0 0.4 0.8 1.2 1.6 VOUT (V) 2 2.4 2.8 3.2 3.6 MIN TYP MAX
SW00250
1999 Jul 06
6
Philips Semiconductors
Product specification
14.318-150 MHz I2C 1:10 Clock Buffer
PCK2001M
AC CHARACTERISTICS
SYMBOL TSDKP TSDKH TSDKL TSDKP TSDKH TSDKL TSDKP TSDKH TSDKL TSDRISE TSDFALL TPLH TPHL TPZL, TPZH TPLZ, TPHZ DUTY CYCLE TSDSKW TDDSKW PARAMETER SDRAM CLK period SDRAM CLK HIGH time SDRAM CLK LOW time SDRAM CLK period SDRAM CLK HIGH time SDRAM CLK LOW time SDRAM CLK period SDRAM CLK HIGH time SDRAM CLK LOW time SDRAM rise time SDRAM fall time SDRAM buffer LH propagation delay SDRAM buffer HL propagation delay SDRAM buffer enable time SDRAM buffer disable time Output Duty Cycle SDRAM Bus CLK skew Device to device skew Measured at 1.5V 133MHz 100MHz 66MHz TEST CONDITIONS NOTES 1, 6 2, 6, 8 3, 6, 8 1, 6 2, 6, 8 3, 6, 8 1, 6 2, 6, 8 3, 6, 8 4, 6, 10 4, 6, 11 6, 7 6, 7 6, 7 6, 7 5, 6, 7 1, 6 MIN 15.0 5.6 5.3 10.0 3.3 3.1 7.4 2.6 2.1 1.5 1.5 1.0 1.0 1.0 1.0 45 LIMITS Tamb = 0C to +70C TYP9 15.2 7.8 7.4 10.01 5.1 4.9 7.5 3.2 2.8 2.0 2.9 2.5 2.5 2.6 2.7 52 150 MAX 15.5 8.4 8.0 10.5 5.7 5.5 7.7 3.8 3.5 4.0 4.0 3.5 3.5 5.0 5.0 55 250 250 V/ns V/ns ns ns ns ns % ps ps ns ns ns UNIT
NOTES: 1. Clock period and skew are measured on the rising edge at 1.5V. 2. TSDKH is measured at 2.4V as shown in Figure 4. 3. TSDKL is measured at 0.4V as shown in Figure 4. 4. TSDRISE and TSDFALL are measured as a transition through the threshold region VOL = 0.4V and VOH = 2.4V (1mA) JEDEC specification. 5. Duty cycle should be tested with a 50/50% input. 6. Over MIN (20pF) to MAX (30pF) discrete load, process, voltage, and temperature. 7. Input edge rate for these tests must be faster than 1 V/ns. 8. Calculated at minimum edge rate (1.5ns) to guarantee 45/55% duty cycle at 1.5V. Pulsewidth is required to be wider at the faster edge to ensure duty cycle specification is met. 9. All typical values are at VCC = 3.3V and Tamb = 25C. 10. Typical is measured with MAX (30pf) discrete load. 11. Typical is measured with MIN (20pf) discrete load.
1999 Jul 06
7
Philips Semiconductors
Product specification
14.318-150 MHz I2C 1:10 Clock Buffer
PCK2001M
I2C CONSIDERATIONS
I2C has been chosen as the serial bus interface to control the PCK2001M. I2C was chosen to support the JEDEC proposal JC-42.5 168 Pin Unbuffered SDRAM DIMM. All vendors are required to determine the legal issues associated with the manufacture of I2C devices. 1) Address assignment: The clock driver in this specification uses the single, 7-bit address shown below. All devices can use the address if only one master clock driver is used in a design. The address can be re-used for the CKBF device if no other conflicting I2C clock driver is used in the system. The following address was confirmed by Philips on 09/04/96. A6 A5 A4 A3 A2 A1 A0 R/W#
1 1 0 1 0 0 1 0 NOTE: The R/W# bit is used by the I2C controller as a data direction bit. A `zero' indicates a transmission (WRITE) to the clock device. A `one' indicates a request for data (READ) from the clock driver. Since the definition of the clock buffer only allows the controller to WRITE data; the R/W# bit of the address will always be seen as `zero'. Optimal address decoding of this bit is left to the vendor. 2) Options: It is our understanding that metal mask options and other pinouts of this type of clock driver will be allowed to use the same address as the original CKBF device. I2C addresses are defined in terms of function (master clock driver) rather than form (pinout, and option). 3) Slave/Receiver: The clock driver is assumed to require only slave/receiver functionality. Slave/transmitter functionality is optional. 4) Data Transfer Rate: 100 kbits/s (standard mode) is the base functionality required. Fast mode (400 kbits/s) functionality is optional. 5) Logic Levels: I2C logic levels are based on a percentage of VDD for the controller and other devices on the bus. Assume all devices are based on a 3.3 Volt supply. 6) Data Byte Format: Byte format is 8 Bits as described in the following appendices. 7) Data Protocol: To simplify the clock I2C interface, the clock driver serial protocol was specified to use only block writes from the controller. The bytes must be accessed in sequential order from lowest to highest byte with the ability to stop after any complete byte has been transferred. Indexed bytes are not allowed. However, the SMBus controller has a more specific format than the generic I2C protocol. The clock driver must meet this protocol which is more rigorous than previously stated I2C protocol. Treat the description from the viewpoint of controller. The controller ``writes" to the clock driver and if possible would ``read" from the clock driver (the clock driver is a slave/receiver only and is incapable of this transaction.) ``The block write begins with a slave address and a write condition. After the command code the host (controller) issues a byte count which describes how many more bytes will follow in the message. If the host had 20 bytes to send, the first byte would be the number 20 (14h), followed by the 20 bytes of data. The byte count may not be 0. A block write command is allowed to transfer a maximum of 32 data bytes."
1 bit Start bit
7 bits Slave Address
1 R/W
1 Ack
8 bits Command Code
1 Ack Byte Count = N
Ack 1 bit
Data Byte 1 8 bits
Ack 1
Data Byte 2 8 bits
Ack 1
...
Data Byte 2 8 bits
Ack 1
Stop 1
SW00279
NOTE: The acknowledgement bit is returned by the slave/receiver (the clock driver). Consider the command code and the byte count bytes required as the first two bytes of any transfer. The command code is software programmable via the controller, but will be specified as 0000 0000 in the clock specification. The byte count byte is the number of additional bytes required to transfer, not counting the command code and byte count bytes. Additionally, the byte count byte is required to be a minimum of 1 byte and a maximum of 32 bytes to satisfy the above requirement.
1999 Jul 06
8
Philips Semiconductors
Product specification
14.318-150 MHz I2C 1:10 Clock Buffer
PCK2001M
For example: Byte count byte MSB 0000 0000 0000 0000 0000 0000 0000 0000 0010 LSB 0000 0001 0010 0011 0100 0101 0110 0111 0000 Not allowed. Must have at least one byte. Data for functional and frequency select register (currently byte 0 in spec) Reads first two bytes of data. (byte 0 then byte 1) Reads first three bytes (byte 0, 1, 2 in order) Reads first four bytes (byte 0, 1, 2, 3 in order) Reads first five bytes (byte 0, 1, 2, 3, 4 in order) Reads first six bytes (byte 0, 1, 2, 3, 4, 5 in order) Reads first seven bytes (byte 0, 1, 2, 3, 4, 5, 6 in order) Max byte count supported = 32 Notes:
A transfer is considered valid after the acknowledge bit corresponding to the byte count is read by the controller. The serial controller interface can be simplified by discarding the information in both the command code and the byte count bytes and simply reading all the bytes that are sent to the clock driver after being addressed by the controller. It is expected that the controller will not provide more bytes than the clock driver can handle. A clock vendor may choose to discard any number of bytes that exceed the defined byte count. 8) Clock stretching: The clock device must not hold/stretch the SCLOCK or SDATA lines low for more than 10 mS. Clock stretching is discouraged and should only be used as a last resort. Stretching the clock/data lines for longer than this time puts the device in an error/time-out mode and may not be supported in all platforms. It is assumed that all data transfers can be completed as specified without the use of clock/data stretching. 9) General Call: It is assumed that the clock driver will not have to respond to the ``general call." 10) Electrical Characteristics: All electrical characteristics must meet the standard mode specifications found in section 15 of the I2C specification. a) Pull-Up Resistors: Any internal resistors pull-ups on the SDATA and SCLOCK inputs must be stated in the individual datasheet. The use of internal pull-ups on these pins of below 100K is discouraged. Assume that the board designer will use a single external pull-up resistor for each line and that these values are in the 5 - 6K Ohm range. Assume one I2C device per DIMM (serial presence detect), one I2C controller, one clock driver plus one/two more I2C devices on the platform for capacitive loading purposes. (b) Input Glitch Filters: Only fast mode I2C devices require input glitch filters to suppress bus noise. The clock driver is specified as a standard mode device and is not required to support this feature. 11) PWR DWN#: If a clock driver is placed in PWR DWN# mode, the SDATA and SCLK inputs must be Tri-Stated and the device must retain all programming information. Idd current due to the I2C circuitry must be characterized and in the data sheet. For specific I2C information consult the Philips I2C Peripherals Data Handbook IC12 (1997)
1999 Jul 06
9
Philips Semiconductors
Product specification
14.318-150 MHz I2C 1:10 Clock Buffer
PCK2001M
SERIAL CONFIGURATION MAP
The serial bits will be read by the clock buffer in the following order: Byte 0 - Bits 7, 6, 5, 4, 3, 2, 1, 0 Byte 1 - Bits 7, 6, 5, 4, 3, 2, 1, 0 Byte 2 - Bits 7, 6, 5, 4, 3, 2, 1, 0 All unused register bits (Reserved and N/A) should be desined as "Dont Care". It is expected that the controller will force all of these bits to a "0" level. All register bits labeled "Initialize to 0" must be written to zero during intialization. Failure to do so may result in a higher than normal operating current. The controller will read back the last written value.
Byte 0: Output active/inactive register
1 = enable; 0 = disable BIT 7 6 5 4 3 2 1 0 PIN# -- -- -- -- 7 6 3 2 NAME BUF_OUT7 BUF_OUT6 BUF_OUT5 BUF_OUT4 BUF_OUT3 BUF_OUT2 BUF_OUT1 BUF_OUT0 DESCRIPTION Initialize to 0 Initialize to 0 Initialize to 0 Initialize to 0 Active/Inactive Active/Inactive Active/Inactive Active/Inactive
NOTE: 1. Inactive means outputs are held LOW and are disabled from switching. These outputs are designed to be configured at power-on and are not expected to be configured during the normal modes of operation.
Byte 1: Output active/inactive register
1 = enable; 0 = disable BIT 7 6 5 4 3 2 1 0 PIN# 27 26 23 22 -- -- -- -- NAME BUF_OUT15 BUF_OUT14 BUF_OUT13 BUF_OUT12 BUF_OUT11 BUF_OUT10 BUF_OUT9 BUF_OUT8 DESCRIPTION Active/Inactive Active/Inactive Active/Inactive Active/Inactive Initialize to 0 Initialize to 0 Initialize to 0 Initialize to 0
NOTE: 1. Inactive means outputs are held LOW and are disabled from switching. These outputs are designed to be configured at power-on and are not expected to be configured during the normal modes of operation.
Byte 2: Optional register for possible future requirments
BIT 7 6 5 4 3 2 1 0 PIN# 18 11 -- -- -- -- -- -- NAME BUF_OUT17 BUF_OUT16 (reserved) (reserved) (reserved) (reserved) (reserved) (reserved) DESCRIPTION Active/Inactive Active/Inactive (reserved) (reserved) (reserved) (reserved) (reserved) (reserved)
NOTE: 1. Inactive means outputs are held LOW and are disabled from switching. These outputs are designed to be configured at power-on and are not expected to be configured during the normal modes of operation.
1999 Jul 06
10
Philips Semiconductors
Product specification
14.318-150 MHz I2C 1:10 Clock Buffer
PCK2001M
AC WAVEFORMS
VM = 1.5V VX = VOL + 0.3V VY = VOH -0.3V VOL and VOH are the typical output voltage drop that occur with the output load.
VDD BUF_IN INPUT VM VM tPHL tkp tkh
2.4 1.5 0.4
DUTY CYCLE
tkl tr tf
tPLH
SW00479
Figure 4. Buffer Output clock
VM BUF_OUT VM
TEST CIRCUIT
SW00246
Figure 1. Load circuitry for switching times.
VDD
S1 2VI VDD nOE INPUT GND VM PULSE GENERATOR RT tPLZ VDD OUTPUT LOW-to-OFF OFF-to-LOW VX VOL tPHZ VOH OUTPUT HIGH-to-OFF OFF-to-HIGH VSS outputs enabled VY VM tPZH VM tPZL VI D.U.T. CL
500
TEST tPLH/tPHL tPLZ/tPZL tPHZ/tPZH
S1 Open 2SW00251
Figure 5. Load circuitry for switching times
outputs enabled
outputs disabled
SW00245
Figure 2. 3-State enable and disable times
TSDKP TSDKH
2.4 1.5 0.4
DUTY CYCLE
TSDKL TSDRISE TSDFALL
SW00247
Figure 3. SDRAM Output clock
1999 Jul 06
11
Philips Semiconductors
Product specification
14.318-150 MHz I2C 1:10 Clock Buffer
PCK2001M
SSOP28: plastic shrink small outline package; 28 leads; body width 5.3mm
SOT341-1
1999 Jul 06
12
Philips Semiconductors
Product specification
14.318-150 MHz I2C 1:10 Clock Buffer
PCK2001M
Data sheet status
Data sheet status Objective specification Preliminary specification Product specification Product status Development Qualification Definition [1] This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice. This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.
Production
[1] Please consult the most recently issued datasheet before initiating or completing a design.
Definitions
Short-form specification -- The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition -- Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information -- Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.
Disclaimers
Life support -- These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes -- Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088-3409 Telephone 800-234-7381 (c) Copyright Philips Electronics North America Corporation 1999 All rights reserved. Printed in U.S.A. Date of release: 07-99 Document order number: 9397-750-06209
Philips Semiconductors
1999 Jul 06 13


▲Up To Search▲   

 
Price & Availability of PCK2001M

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X